

# KLE Dr. M. S. SHESGIRI COLLEGE OF ENGINEERING AND TECHNOLOGY UDYAMBAGH, BELGAVI

## DEPARTMENT OF ELECTRONICS AND COMMUNICATION

Project on

# Design and Development of High - speed Multiplier for DSP Applications

by

Vallabh Bhat [USN: 2KL19EC112]

Praful Naikar [USN: 2KL19EC054]

Sakshi Devale [USN: 2KL19EC120]

Aditya Ingale [USN: 2KL19EC128]

**Guide Prof. Kunjan D Shinde** 

## CONTENTS

- > Introduction
- > Literature review
- > Objectives
- > Study Area / Experimental setup & procedure
- > Results and discussion
- > Conclusions & Future Scope
- > References

### INTRODUCTION

- Multiplication is the key circuit block in modern day chips. This block is systems, controllers, filters, signal processors and various logic blocks as well.
- Since technology is updating every moment it is our prime need to implement fast multiplier in modern days VLSI chips used.
- ➤ In many Digital Signal Processing (DSP) applications, including convolution,

  Fast Fourier Transform (FFT), filtering, and in microprocessors in their

  arithmetic and logic unit, multiplication-based operations like multiply and

  Accumulate (MAC) and inner product are among the frequently used

Computation-Intensive Arithmetic Functions (CIAF).

### LITERATURE REVIEW

1.(Heidarpur and Mirhassani 2021)

Title: An Efficient and High-Speed Overlap-Free Karatsuba-Based Finite-Field Multiplier for FGPA Implementation.

Inferred: Proposes a novel hardware architecture for efficient fieldprogrammable gate array (FPGA) implementation

2.(Behl, Gokhale, and Sharma 2020)

Title: Low-Delay FPGA-Based Implementation of Finite Field Multiplier

## LITERATURE REVIEW (contd..)

3.(Valls and Boemo 2003)

Title: Efficient FPGAImplementation of Two's Complement Digit- Serial/Parallel Multiplier

Inferred: Efficient implementation of digit- serial/parallel multipliers on 4-input look-up table

4.(Ullah et al. 2022)

Title: Redundant Binary Signed Digit (RBSD) Booth Multiplier.

## LITERATURE REVIEW (contd..)

5.(T et al. 2023)

Title: Flexible and Scalable FPGA- Oriented Design of Multipliers for Large Binary Polynomial

Inferred: work presented a flexible and scalable template architec ture for the hardware implementation of large binary poly nomial multipliers

6.(Rashidi, Farashahi, and Sayedi 2014)

Title: Throughput/Area Efficient ECC Processor using Montgomery Point Multiplication on FPGA

### PROBLEM STATEMENT

- ✓ Typical DSP algorithms like filtering or transformations involve multiplication as a primary process to generate a desired output.
- ✓ Multiplication being a critical block requires larger time to compute and produce results. Improving the performance of a multiplier improves the overall performance of a DSP block.

### **OBJECTIVES**

- ✓ To design and develop a high speed multiplier block for DSP application.
- ✓ To analyse the power and delay characteristics on FPGA level using Xilinx ISE/Vivado Design Suits.
- ✓ To design and analyse the schematic of optimized high speed multiplier on Cadence Virtuoso platform and validate the performance matric.

### **METHODOLOGY**

Convert the Number into Signed Notation



Identify the Suitable Multiplier Architecture for DSP Applications



Design and Develop Critical Block for Multiplier Architecture



**Develop Multiplier** 



**Functional Verification** 



Performance Measurement and Compare



Re-Design the Optimized Multiplier on CADENCE Platform



Perform Functional Verification and Validate the Same

Fig> Explains the methodology of the project

#### ARCHITECTURE OF BAUGH-WOOLEY **MULTIPLIER**

a3b1

alb

 $a_1b_1$   $a_0b_2$ a0b3 a1b2 H.A.

a3 b2

F.A.

aobi aibo aobo

H.A.

H.A.

F.A.

#### Multiplying two 2's compliment numbers

The Baugh-Wooley multiplication algorithm is an efficient way to handle the sign bits. This technique has been developed in order to design regular multipliers, suited for 2's-complement numbers. Let us consider two n-bit numbers, A and B, to be multiplied. A and B can be represented as

$$A = -a_{n-1}2^{n-1} + \sum_{i=0}^{n-2} a_i 2^i \tag{1}$$

$$B = -b_{n-1}2^{n-1} + \sum_{i=0}^{n-2} b_i 2^i \tag{2}$$

Where the  $a_i$ 's and  $b_i$ 's are the bits in A and B, respectively, and  $a_{n-1}$  and  $b_{n-1}$  are the sign bits.

The product,  $P = A \times B$ , is then given by the following equation:

$$P = A \times B$$

$$= \left(-a_{n-1}2^{n-1} + \sum_{i=0}^{n-2} a_i 2^i\right) \times \left(-b_{n-1}2^{n-1} + \sum_{j=0}^{n-2} b_j 2^j\right)$$

$$= a_{n-1}b_{n-1}2^{2n-2} + \sum_{i=0}^{n-2} \sum_{j=0}^{n-2} a_i b_j 2^{i+j}$$

$$-2^{n-1} \sum_{i=0}^{n-2} a_i b_{n-1} 2^i - 2^{n-1} \sum_{j=0}^{n-2} a_{n-1} b_j 2^j$$
(3)

Equation (3) indicates that the final product is obtained by subtracting the last two positive terms from the first two terms.

#### Baugh-Wooley multiplication algorithm

Rather than do a subtraction operation, we can obtain the 2's complement of the last two term and add all terms to get the final product.

The last two terms are n-1 bits each that extend in binary weight from position  $2^{n-1}$  up to  $2^{2n-3}$ . On the other hand, the final product is 2n bits and extends in binary weight from  $2^0$  up to  $2^{2n-1}$ .

We pad each of the last two terms in Equation (3) with zeros to obtain a 2n-bit number to be able to add them to the other terms. The padded terms extend in binary weight from  $2^0$  up to  $2^{2n-1}$ .

Assuming X is one of the last two terms we can represent it with zero padding as

$$X = -0 \times 2^{2n-1} + 0 \times 2^{2n-2} + 2^{n-1} \sum_{i=0}^{n-2} x_i 2^i + \sum_{j=0}^{n-2} 0 \times 2^j$$
(4)

The above equation gives the value of X due to the fact that a negative value is associated with the MSB.

When we store X in a register, the negative sign at MSB is not used since X is stored as a binary pattern. Thus partial product X is, therefore, represented by

bit position 
$$2n-1$$
  $2n-2$   $2n-3$   $2n-4$  ···  $n$   $n-1$   $n-2$   $n-3$  ···  $0$  bit value  $0$   $0$   $x_{n-2}$   $x_{n-3}$  ···  $x_1$   $x_0$   $0$   $0$  ···  $0$ 

The two's complement of X is obtained by complimenting all bits in the above equation and adding '1' at the LSB:

bit position 
$$2n-1$$
  $2n-2$   $2n-3$   $2n-4$  ···  $n$   $n-1$   $n-2$   $n-3$  ···  $0$  bit value  $1$   $1$   $x_{n-2}$   $x_{n-3}$  ···  $x_1$   $x_0$   $1$   $1$  ···  $1+1$ 

Adding the '1' at LSB will result in the new pattern for -X as

bit position 
$$2n-1$$
  $2n-2$   $2n-3$   $2n-4$  ···  $n$   $n-1$   $n-2$   $n-3$  ···  $0$  bit value  $1$   $1$   $x_{n-2}$   $x_{n-3}$  ···  $x_1$   $x_0+1$   $0$   $0$  ···  $0$ 

Assuming the last two terms are expressed as X and Y, then adding -X to -Y amounts to adding the following two bit patterns:

The '1' pattern at most significant bits transforms into

Similarly, the '1' pattern at position n-1 becomes

bit position n n-1

The final product  $P = A \times B$  in Equation (3) becomes:

$$P = a_{n-1}b_{n-1}2^{2n-2} + \sum_{i=0}^{n-2} \sum_{j=0}^{n-2} a_i b_j 2^{i+j} + 2^{n-1} \sum_{i=0}^{n-2} \overline{b_{n-1}a_i} 2^i + 2^{n-1} \sum_{j=0}^{n-2} \overline{a_{n-1}b_j} 2^j + 2^{n-1} + 2^n$$

$$(5)$$

Let us assume that A and B are 4-bit binary numbers, then the product  $P = A \times B$  is 8-bits long and is given by

$$P = a_3b_32^6 + \sum_{i=0}^2 \sum_{j=0}^2 a_ib_j2^{i+j} + 2^3 \sum_{i=0}^2 \overline{b_3a_i}2^i + 2^3 \sum_{j=0}^2 \overline{a_3b_j}2^j + 2^7 + 2^4$$

$$(6)$$

Figure 1 shows the implementation of the Baugh-Wooley multiplier.

The basic Baugh-Wooley cells are shown in Figure 2.



Fig. Block Diagram of 4x4 Baugh-Wooley Multiplier

#### SOFTWARE REQUIREMENTS

- ✓ Xilinx Vivado / ISE Design Suit.
- ✓ Cadence Virtuoso.

#### HARDWARE:

Family: Artix 7

Device: XC7A100T

Package: FGG676

Speed Grade: -3

Hardware: xc7a100t-3fgg676

Design Environment: ISE Design Suite 14.7

#### **WORK CARRIED OUT**



fig. Generic based full adder



fig. Half adder based full adder



fig. MUX based full adder



fig. PG based full adder



fig. Threshold logic based full adder

|                          | Generic Method       | MUX based approach  | Propagate and Generate | Half adder based    |
|--------------------------|----------------------|---------------------|------------------------|---------------------|
|                          |                      |                     |                        | approach            |
| Slice LUT's              | 2                    | 2                   | 2                      | 2                   |
| Occupied Slices          | 2                    | 2                   | 2                      | 2                   |
| Combinational Path delay | 3.813ns              | 3.813ns             | 3.813ns                | 3.813ns             |
| Macros                   | 1 bit 3 input xor -2 | 1 bit 2 input xor-2 | 1 bit 2 input xor-2    | 1 bit 2 input xor-2 |

Table 1> Full adder design analysis tabulation

#### Design comparison post syntheses and implementation:

|                          | Generic                                                          | MUX based                                                        | Propagate and                                                     | Half adder                                                       | Threshold                                                        |
|--------------------------|------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|
|                          | Addition                                                         | Addition                                                         | Generate                                                          | based approach                                                   | Logic                                                            |
| Slice LUT's              | 16                                                               | 13                                                               | 14                                                                | 14                                                               | 114                                                              |
| Occupied<br>Slices       | 9                                                                | 5                                                                | 5                                                                 | 5                                                                | 37                                                               |
| Combinational Path delay | 3.070ns(0.389ns logic, 2.681ns route) (12.7% logic, 87.3% route) | 4.373ns(0.583ns logic, 3.790ns route) (13.3% logic, 86.7% route) | 2.520ns<br>logic, 2.228ns route)<br>(11.6% logic, 88.4%<br>route) | 3.720ns(0.352ns logic, 3.368ns route) (12.2% logic, 87.8% route) | 7.337ns(3.467ns logic, 3.870ns route) (47.3% logic, 52.7% route) |
| Macros                   | 1-bit 2 input<br>xor - 27                                        | bit 2-to-1<br>multiplexer -<br>301-bit 2<br>input xor -15        | 1-bit 2-to-1<br>multiplexer-<br>151-bit 2<br>input xor -30        | 1-bit 2 input<br>xor -30                                         | 32-bit<br>comparator<br>lessequal-<br>3032-bit 2<br>input xor-30 |

Table2> Computational Results of 4x4 Baugh-wooley Multiplier

|                             | Generic<br>Addition                                                       | MUX based<br>Addition                                            | Propagate and Generate                                           | Half adder<br>based                                                       | Threshold<br>Logic                                                          |
|-----------------------------|---------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Slice LUT's                 | 78                                                                        | 77                                                               | 78                                                               | approach<br>78                                                            | 468                                                                         |
| Occupied Slices             | 27                                                                        | 24                                                               | 34                                                               | 42                                                                        | 151                                                                         |
| Combinational<br>Path delay | 8.170ns(1.068ns<br>logic, 7.102ns route)<br>(13.1% logic, 86.9%<br>route) | 8.914ns(1.165ns logic, 7.749ns route) (13.1% logic, 86.9% route) | 7.270ns(1.068ns logic, 6.202ns route) (14.3% logic, 85.7% route) | 8.170ns(1.068ns<br>logic, 7.102ns route)<br>(13.1% logic, 86.9%<br>route) | 14.902ns(7.127n<br>s logic, 7.776ns route)<br>(47.8% logic, 52.2%<br>route) |
| Macros                      | 1-bit 2 input<br>xor - 118                                                | 1-bit 2-to-1<br>multiplexer-<br>1181-bit 2 input<br>xor -59      | 1-bit 2-to-1<br>multiplexer-<br>551-bit 2 input<br>xor -118      | 1-bit 2 input<br>xor - 118                                                | 32-bit<br>comparator<br>lessequal-<br>11832-bit 2<br>input xor-118          |

Table3> Computational Results of 8x8 Baugh-wooley Multiplier

|                          | Generic Addition                                                   | MUX based<br>Addition                                              | Propagate and<br>Generate                                        | Half adder based<br>approach                                       | Threshold Logic                                                     |
|--------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------|
| Slice LUT's              | 372                                                                | 336                                                                | 341                                                              | 341                                                                | 1970                                                                |
| Occupied Slices          | 201                                                                | 185                                                                | 184                                                              | 182                                                                | 644                                                                 |
| Combinational Path delay | 17.240ns(2.232ns logic, 15.008ns route) (12.9% logic, 87.1% route) | 20.238ns(2.620ns logic, 17.618ns route) (12.9% logic, 87.1% route) | 17.240ns<br>logic, 15.008ns route) (12.9%<br>logic, 87.1% route) | 17.240ns(2.232ns logic, 15.008ns route) (12.9% logic, 87.1% route) | 30.924ns(14.447ns logic, 16.477ns route) (46.7% logic, 53.3% route) |
| Macros                   | 1-bit 2-to-1<br>multiplexer-486                                    | 1-bit 2-to-1<br>multiplexer-4861-<br>bit 2 input xor -243          | 1-bit 2-to-1<br>multiplexer- 2461-<br>bit 2 input xor -486       | 1-bit 2-to-1<br>multiplexer-486                                    | 32-bit comparator<br>lessequal-48632-<br>bit 2 input xor-486        |

Table4> Computational Results of 16x16 Baugh-wooley Multiplier

## Design comparison post syntheses and implementation for standardized adder designs

|                          | 4 bitKSA                                                               | 8 bitKSA                                                         | 16bitKSA                                                         |
|--------------------------|------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|
| Slice LUT's              | 4                                                                      | 10                                                               | 16                                                               |
| Occupied Slices          | 2                                                                      | 5                                                                | 9                                                                |
| Combinational Path delay | 1.424ns(0.195ns logic,<br>1.229ns route) (13.7% logic,<br>86.3% route) | 2.951nS(0.668ns logic, 2.283ns route) (22.6% logic, 77.4% route) | 4.678ns(0.933ns logic, 3.748ns route) (23.2% logic, 76.8% route) |
| Macros                   | bit xor2 - 44-bit xor2<br>- 1                                          | 1-bit xor2 - 16                                                  | 1-bit xor2 - 32                                                  |

Table5> Performance Analysis of Kogge Stone Adder

|                          | 4bitBKA                                                                | 8bitBKA                                                          | 16bitBKA                                                         |
|--------------------------|------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------|
| Slice LUT's              | 4                                                                      | 10                                                               | 16                                                               |
| Occupied Slices          | 2                                                                      | 5                                                                | 9                                                                |
| Combinational Path delay | 1.567ns(0.122ns logic,<br>1.445ns route) (12.1% logic,<br>87.9% route) | 2.987ns(0.560ns logic, 2.427ns route) (21.4% logic, 78.6% route) | 4.753ns(0.832ns logic, 3.921ns route) (22.8% logic, 77.2% route) |
| Macros                   | bit xor2 - 44-bit xor2<br>- 1                                          | 1-bit xor2 - 16                                                  | 1-bit xor2 - 32                                                  |

Table6> Performance Analysis of Brent Kung Adder

#### Implementation Details

|                          | 4bitBW                                                                 | 8bitBW                                                           | 16bitBW                                                            |
|--------------------------|------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------|
| Slice LUT's              | 13                                                                     | 78                                                               | 368                                                                |
| Occupied Slices          | 5                                                                      | 44                                                               | 209                                                                |
| Combinational Path delay | 4.231ns(0.679ns logic,<br>3.552ns route) (14.1% logic,<br>85.9% route) | 8.390ns(1.045ns logic, 7.345ns route) (12.9% logic, 87.1% route) | 17.245ns(2.351ns logic, 14.894ns route) (13.6% logic, 86.4% route) |
| Macros                   | 1-bit 2 input xor -<br>15                                              | 1-bit 2 input xor - 118                                          | 1-bit 2-to-1 multiplexer-<br>486                                   |

Table 7 > Computational Results of Baugh-Wooley Using Kogge Stone Adder (KSA)

|                          | 4bitBW                                                                 | 8bitBW                                                           | 16bitBW                                                                  |
|--------------------------|------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------------|
| Slice LUT's              | 16                                                                     | 79                                                               | 386                                                                      |
| Occupied Slices          | 7                                                                      | 23                                                               | 213                                                                      |
| Combinational Path delay | 3.103ns(0.283ns logic,<br>2.820ns route) (11.8% logic,<br>88.2% route) | 8.039ns(1.257ns logic, 6.782ns route) (13.7% logic, 86.3% route) | 17.340ns(2.371ns logic,<br>14.969ns route) (13.4% logic, 86.6%<br>route) |
| Macros                   | 1-bit 2 input xor -<br>27                                              | 1-bit 2 input xor -59                                            | 1-bit 2-to-1 multiplexer-<br>2761-bit 2 input xor -486                   |

Table8> Computational Results of Baugh-Wooley Using Brent Kung Adder (BKA)

#### Performance Tabulation on Cadence Virtuoso

| 4 bit Baugh-Wooley I        | h-Wooley Multiplier P0 |                       | Propagate and<br>Generate based<br>Design |
|-----------------------------|------------------------|-----------------------|-------------------------------------------|
|                             | P0                     | 143.8e <sup>-12</sup> | 143.7e <sup>-12</sup>                     |
|                             | P1                     | 774.1e <sup>-12</sup> | 302.4e <sup>-12</sup>                     |
| 8                           | P2                     | 775.9e <sup>-12</sup> | 301.2e <sup>-12</sup>                     |
| Delay In Seconds            | P3                     | 769.6e <sup>-12</sup> | 310.5e <sup>-12</sup>                     |
|                             | P4                     | 778.1e <sup>-12</sup> | 490.1-12                                  |
| 3                           | P5                     | 779.6e <sup>-12</sup> | 649.3e <sup>-12</sup>                     |
| 8                           | P6                     | 887.8e <sup>-12</sup> | 302.1e <sup>-12</sup>                     |
| 2                           | P7                     | 489.3e <sup>-12</sup> | 889.7e <sup>-12</sup>                     |
| Number of Trans             | istors                 | 252                   | 398                                       |
| Static Power  Dynamic Power |                        | 130.2e-6              | 22.03e-6                                  |
|                             |                        | 2.103e <sup>-4</sup>  | 2.423e <sup>-5</sup>                      |
| Total Power                 |                        | 0.0003612             | 0.00007093                                |



Fig. Output Waveform of Generic Multiplier



**Fig.** Simulation Result of 4x4 Baugh-Wooley Multiplier using half adder based design



**Fig.** Simulation Result of 16x16 Baugh-Wooley Multiplier using conventional adders



Fig. Simulation Result of 4x4 Baugh-Wooley Multiplier using KSA



Fig. Simulation Result of 8x8 Baugh-Wooley Multiplier sung BKA



Fig. Simulation Result of 8x8 Baugh-Wooley Multiplier sung BKA



Fig. MUX Based Full Adder Design



Fig. PG Based Full Adder Design



Fig. PG Based Full Adder Design

### **EXPECTED OUTCOMES**

- ✓ Design and development of a high speed multiplier block for digital signal processing application
- ✓ Analysis its power and delay characteristics on FPGA level using Xilinx ISE/Vivado Design Suits.
- ✓ Analysis its power and delay characteristics on FPGA level using Xilinx ISE/Vivado Design Suits.

### PERT CHART

|      |          |          |                                | <b>—</b>                                  | Activities                       | $\rightarrow$                            |                                     |
|------|----------|----------|--------------------------------|-------------------------------------------|----------------------------------|------------------------------------------|-------------------------------------|
|      |          | SYNOPSIS | DESIGN<br>PHASE -<br>ISE SUITE | FUNCTIONAL<br>VARIFICATION<br>- ISE SUITE | DESIGN ON<br>CADENCE<br>VIRTUOSO | FUNCTIONAL<br>VARIFICATION<br>ON CADENCE | DEMONSTRATION<br>AND<br>PUBLICATION |
| 1    | OCTOBER  | Phase 1  |                                |                                           |                                  |                                          |                                     |
|      | NOVEMBER |          | Phase 2                        |                                           |                                  |                                          |                                     |
| Plan | DECEMBER |          |                                |                                           |                                  |                                          |                                     |
| Time | JANUARY  |          |                                | Phase 2                                   |                                  |                                          |                                     |
|      | FEBRUARY |          |                                |                                           | Phase 2                          |                                          |                                     |
| 1    | MARCH    |          |                                |                                           |                                  | Phase 2                                  |                                     |
|      | APRIL    |          |                                |                                           |                                  |                                          | Phase 3                             |

## **CONCLUSIONS & FUTURE SCOPE**

- ➤ In conclusion, our study has provided a comprehensive analysis of the design and development of a high-speed multiplier for digital signal processing applications. We have explored various aspects of multiplier architecture and identified the Bough-Wooley multiplier as the most suitable for our targeted application.
- ➤ Our analysis of the architecture on FPGA level and implementation on Cadence Virtuoso has provided valuable insights into the computational results and resource usage. Based on our findings, we have determined that the propagate and generate based addition is the optimal approach for achieving high speed and optimized resource usage.
- ➤ Overall, this study will serve as a valuable resource for researchers and engineers working on digital signal processing applications that require high-speed multiplication.

## **FUTURE SCOPE**

- ➤ The project can be extended by exploring the application of the Bough-Wooley multiplier architecture to other digital signal processing systems and analyzing its performance in comparison to other architectures.
- Additionally, further research can be conducted to optimize the design of the multiplier for specific applications, such as image or speech processing. The implementation of the architecture on different platforms, such as ASIC or SoC, can also be explored to improve its performance and efficiency.
- Furthermore, the study of addition techniques on the Bough-Wooley multiplier architecture can be extended by exploring the application of other techniques to further optimize resource usage and speed.

### REFERENCES

- [1] B. Shivaprasad, K. Shinde, V. Muddi, Design and implementation of parallel floating point matrix multiplier for quaternion computation, Control, Instrumentation, Communication and Computational Technologies (ICCICCT),2015, pp. 289–293.
- [2] R Zimmermann and W Fichtner, Fellow, IEEELow-Power" Logic Styles: CMOS Versus Pass-Transistor Logic," IEEE Journal Of Solid-State Circuits, vol. 32, no. 7,pp.1079- 90,1997.
- [3] D Markovic, B Nikolic, and V G Oklobdzija, "A general method in synthesis of pass-transistor circuits," Microelectr. J, vol. 31,pp. 991-8,2000.
- [4] C H Chang, J Gu, and M Zhang, "A review of O.J8-mm full adder performances for tree structured arithmetic circuits," IEEE Trans. Very Large Scale Integr. (VLSI) Syst. Vol. 13 pp. 686-95, 2005.

# THANK YOU